#### IMPERIAL COLLEGE LONDON

B.Eng, M.Eng and ACGI Examinations 2017 Part 1

**Biomedical Engineering** 

**BE1-HEE1** Electrical Engineering 1

Tuesday, 00 May 2017 10.00-12.00

**Duration: 120 min** 

The paper has 4 questions. Answer all 4 questions. Each question is worth 100 marks.

Marks for questions and parts of questions are shown next to the question. The marks for questions (and parts thereof) are indicative, and they may be slightly moderated at the discretion of the Examiner. (a) The circuit of Figure 1a contains a sinusoidal voltage source of radian frequency 1000 and having a peak-to-peak amplitude of 4 volts.

Beginning with a phasor representing the voltage across the resistor, develop a dimensioned sketch of a phasor diagram showing all voltages and currents in the circuit. In this way find the amplitude of the sinusoidal current i(t) and its phase relation to the voltage  $v_S(t)$ 

[30]



(b) The circuit of Figure 1b is the same as that in Figure 1a except for an inductor L connected as shown.

By modifying the phasor diagram derived for the circuit of Figure 1a find the value of the inductor L that will ensure that vs(t) and i(t) are in phase.

[45]



(c) Based on the representation of voltages and currents by complex voltages and currents, and assuming the value of L found in part (b), calculate the impedance seen by the voltage source and check that it is commensurate with the condition that  $v_s(t)$  and i(t) are in phase.

[25]

| (a) | Draw the circuit diagram of an opamp-based logarithmic amplifier. It should contain one diode, one opamp and one resistor. Indicate clearly on your diagram the input and output voltages $V_{\mbox{in}}$ and $V_{\mbox{out}}$ respectively. | [15] |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| (b) | For the circuit you have proposed in part (a) derive an expression relating $V_{\mbox{out}}$ to $V_{\mbox{in}}$ .                                                                                                                            | [20] |
|     | Assuming that the resistor has a value of 1 k $\Omega$ , that the thermal voltage $V_T$ = 25 mV and that the diode's reverse saturation current $I_R$ = 1 pA, calculate the value of the output voltage $V_{out}$ for $V_{in}$ = 5 volts.    | [10] |
| (c) | The circuit within the grey box in Figure 2 is designed to provide, across the load resistor R, an essentially constant voltage V of approximately 5 volts. It contains a 5 volt Zener diode.                                                |      |
|     | If $R = 60$ ohms, what is the approximate value of $V$ ?                                                                                                                                                                                     | [10] |
|     | If $R = 40$ ohms, what is the approximate value of $V$ ?                                                                                                                                                                                     | [15] |
|     | What is the smallest approximate value of R for which V is maintained at approximately 5 volts?                                                                                                                                              | [15] |
|     | If the resistor R is disconnected (i.e., its value set to infinity) how much power is dissipated by the Zener diode?                                                                                                                         | [15] |



Figure 2

(a) Calculate the indicated voltage  $(\mathbf{V})$  or current  $(\mathbf{I})$  in each of the circuits (a) to (c) in Figure 3.



(b) Use the Superposition Principle to find the voltage V in the circuits of Figures 3d and 3e



(c) The circuit of Figure 3f contains a voltage-controlled current source. For this circuit, and for the voltage reference node indicated on the diagram, write down, *but do not solve*, the nodal voltage equations. In your answer redrawn the circuit diagram and identify clearly the voltages appearing in the nodal voltage equations.



- All the opamps in this question can be assumed ideal and with output saturation voltages of +10 volts and -10 volts.
  - (a) Calculate the indicated voltage (V) in each of the four circuits A, B, C and D in Figure 4a



(b) In the circuit of Figure 4b the voltage V varies between -3 and +3 volts. Provide a dimensioned sketch of the variation of the current I with the voltage V. [20]



(c) Using only opamps, resistors and a capacitor, design a circuit employing an integrator and a trigger circuit connected in cascade that will generate a continuous voltage V having the waveform shown in Figure 4c



### Denote the voltage between the inputs of an opamp by VI Answer 4

V\_ = 4 - -2 = 6 volts so V = +10 volts

is a voltage follower so V = 3 volts

If linear operation V = 0 so V and V = 3 volts. Therefore current through 1 k \Omega lis (4-3)/1 = 1 mA. This current flows through the 2 k \Omega veristor, creating a voltage of 2 volts. Applying KVL we get V + 2 + VI - 3 = 0 so V = 1 volt, well within the saturation levels, hence VI=0 confirmed.

D If V=0 V= 2 volts. So averents which and to firm in the 2ks reastor ave: (4-2)/1, -(2-8)20 and (2-2)/4 so current in 2ks is 0.5 mA. This current passes through the 2k a resistor creating a voltage of 1 volt. Applying KVL we find V+1 + VI - 2 so V = 1 volt. Assumption about

(b) LH opemp output voltage is 10° for V < 2 volts (trunsition at 2 volts). Otherwise - 10° RH opamp output voltage is 100 for V>- I volt (transition at - 1 volt). Otherwise -10V Thus for V=-3 to-1 voltage across 1 k. 1 = 20 ann I = 20 mA for V=-1 to +2" voltage across 1 k. a = 0 ann I = 0 mA voltage across 1 k. 1 = 20 and I = + 20 mA





We assume that the opinion saturates at ± 10°. We near to establish the threshold values of VT that will cause transition. The model for V=+10° is shown on the right,  $V_{T} = -10R_{1}/R_{2}$  We arbitrarily choose  $R_{2} = 1 \text{ k}\Omega$ ,  $R_{1} = 5 \text{ k}\Omega$  giving  $V_{T} = -5 \text{ volts}$ .

The threshold for transhow from  $V = -10^{\circ}$  to  $+10^{\circ}$  will be  $V_{T} = +5 \text{ volts}$ .

The waveform of VT will be as shown on right 3. This will be related As Vy decreases, dv = 100 to the copacitor for which i = Cdv so i = 10/R = C.10/20.103 so that

RC=0.02. Arbitrarily we choose R = 10 ks., C = 2, F.

### Answer 3

(a) Figure 3a V=0 across the short circuit I = 10 1/2 ks = 5 mA Figure 36 The 9ks is redundant and can be replaced by a short-circuit tique 3c The parallel connection of 3 k. a and B k. a is equivalent to 2 k.a. The voltage across each is (2mA) = 2KD = 4 rolts. So the current through the 6 KD resistor is 4/6 mA

(b) Figure 3d Two circuits must be analysed.

## Set current source to zero



Set voltage source to zero 6 KR and 2 KR in parallel are equivalent to 1.5 KR which, in Sevier will 2 K.D., provides a resistance of 3.5 k.s. in parallel with 1 Ks such that the current source feeds into the 3.5/4.5 k  $\Omega$  generating a voltage of 7/4.5 voltr. The voltage V (across the 6 k  $\Omega$ ) is a fraction of this, namely  $V = (7/4.5)(1.5/3.5) = \frac{7.1.5}{4.5.3.5} = \frac{3}{4.5}$  voltr.

So by Superposition the archael value of 2-3 = 18-6 = 12 = 4 volts.

# Figure 3e There are 3 circuits to be analysed:



By superposition V=2 volts.

(c) See circuit at right KCL at A(IN) -2+ (5-VA)/2 + (18-VA)/3-6=0 KCL at B (IN)  $6 + (V_A - V_B)/3 - V_B/1 - (V_A - V_B) = 0$ which can be rearranged as:  $V_A(-\frac{1}{2}, -\frac{1}{3}) + V_B/3 = 8 - 10 = -2$  $V_A \left(\frac{7}{3} - 1\right) + V_B \left(-\frac{7}{3} - 1 + 1\right) = -6$ 

#### Answer 2

(a) Below is the schematic of the circuit:



(b) Let us label the currents running through the circuit:



Using Kirchhoff's Current Law,

$$I_1 = I_2 + I_3$$

For an ideal Op-amp, the input current is zero and the negative input terminal has the same potential as the positive input terminal which is in this case also zero (*i.e.* virtual ground). If we replace the currents for their corresponding voltages, we get

$$\frac{V_{in} - 0}{R_1} = I_R(e^{\frac{0 - V_{out}}{V_T}} - 1)$$

$$\frac{V_{in}}{I_R R_1} = (e^{\frac{-V_{out}}{V_T}} - 1)$$

$$\frac{V_{in}}{I_R R_1} + 1 = e^{\frac{-V_{out}}{V_T}}$$

Typically  $\frac{V_{in}}{I_R R_1} >> 1$ , hence the above expression can be written as  $\frac{V_{in}}{I_R R_1} = e^{\frac{-V_{out}}{V_T}}$ 

The final expression is:  $V_{out} = -ln\left(\frac{V_{in}}{I_{RR}}\right)V_{T}$ 

For  $V_{in} = 5V$  and the other values stated above in the question,  $V_{out} = -0.56 \text{ V}$ 

(c) If the voltage V is approximately 5 volts, a current of 100 mA flows through the 100  $\Omega$  resistor. If R = 60  $\Omega$ , the current through R = 5/0.06 = 83 mA. This is less than 100 mA so current flows in the Zener and V= 5 volts if R =  $40 \Omega$  the current through R would be 5/0.04=125 mA. This exceeds the current available through the  $100 \Omega$  resistor so no current flows in the Zener and the circuit becomes a voltage divider with V=40/(40+100)x15 = 4.28 volts.

Smallest value of R to maintain V=5volts occurs when the 100mA through the 100  $\Omega$  resistor flows entirely through R so that 5 volts =100mA \* R, i.e. R=50  $\Omega$ . When R is disconnected 100 mA flows in the Zener, so the power dissipated is (5 volts)\*(100mA) = 500 mW.

EE1 Exam 2017

(a) We first calculate the V= I relation for phasors for the inductor and capacitor:

 $\omega L = 2 k\Omega, \frac{1}{\omega c} = 2 k\Omega$ 

Starting with the phasor V (see phasor diagram

below) the phasor current IR is in phase with V and Refevence sketch for phasors, of length V/2 mA. I lags V by 90° and is also of length V/2 mA. The phasor current I (sum of IR and IL) lags V by 45° and is of length length V/2 mA. The phasor current I (sum of IR and IL) lags V by 45° and is of length 12 × V/2 mA. I flows in the capacitor so Vc lags I by 90° and is of length [ 12 V/2] × 2Ks2 = \$\sqrt{2} V volts. Applying KVL (\$V\_s = V + V\_c) we find that \$V\_s\$ is in phece with \$I\_ and lags \$V\$ by 90°. We know that the length of \$V\_s\$ represents 2 volts and so also, therefore, does

the length of V. Thus, from the phasor diagram, we see that the amplitude of the corrent/represented by I is 1.414 mA

currents in red Voltages in blue



Circuit modification

(b) With the addition of the inductor L, that part of the phasor diagram involving V, IR, IL, I and Vc remains unchanged. The current I now flows additionally through L creating a voltage V leading I by 90°. The source voltage Vs is now, by KVL, V+Vc + VL . This 'new' Vs (see in diagram) can, by the suitable choice of L (and hence VL) by a be adjusted to be in phase with I, so that i(t) and Vs(t) are in phase. That critical value of V\_ (--- in diagram) corresponds to a voltage phasor of length /2 V/2. Hence WL = (/2 V/2) + (/2 V/2) = 1 k. 2. So L=1 H.

(C) Using the complex representation of voltages and arrents, the impedance/of the circuit connected to the voltage source is:

Z=jwL + 1 + 1 which, substituting for C and , gives Z=2+j0 ks2

Since the imaginary part of Z is zero, Vo(t) and i(t) are in phase, confirming the choice of L.